Title :
Portable simulation/emulation stimulus on an industrial-strength SoC
Author :
Torres, Francisco ; Srivastava, Rohit ; Ruiz, Javier ; Wen, H.-P. ; Bose, Mrinal ; Bhadra, Jayanta
Abstract :
Reuse of system-on-chip (SoC) verification stimuli across various design models is a challenging problem. However, if used effectively, it significantly reduces verification time and quickly increases confidence in the robustness of a design. We use pseudo-random stimuli to drive tests on an SoC using simulation BFMs and reuse them on emulation-BFMs. Initial results on a Power Architecture¿ Technology-based SoC demonstrate about a 100x speedup on the emulator vis-a¿-vis the simulator.
Keywords :
electronic engineering computing; logic design; system-on-chip; bus functional model; emulation stimulus; emulation-BFM; industrial-strength SoC; portable simulation; pseudorandom stimuli; system-on-chip; Costs; Emulation; Power system modeling; Registers; Silicon; System-on-a-chip; Testing; Traffic control; Universal Serial Bus; Workstations;
Conference_Titel :
Test Conference, 2009. ITC 2009. International
Conference_Location :
Austin, TX
Print_ISBN :
978-1-4244-4868-5
Electronic_ISBN :
978-1-4244-4867-8
DOI :
10.1109/TEST.2009.5355904