DocumentCode :
2711117
Title :
Leakage Reduction by Modified Stacking and Optimum ISO Input Loading in CMOS Devices
Author :
Sathyaki, K. ; Paily, Roy
Author_Institution :
Indian Inst. of Technol., Guwahati
fYear :
2007
fDate :
18-21 Dec. 2007
Firstpage :
220
Lastpage :
227
Abstract :
In this paper, we have considered different circuit techniques to reduce leakage currents in digital CMOS circuits. In this study, an emphasis is given on gate leakage and sub threshold components of leakage currents. The leakage currents of 65 nm and 45 nm technology node NMOS/PMOS transistor and simple CMOS inverter are compared with low leakage current circuits. The modified stack forcing scheme with optimum iso input load condition gave leakage reduction by a factor of 7 compared to the normal stack forcing technique.
Keywords :
CMOS integrated circuits; MOSFET; invertors; leakage currents; CMOS devices; CMOS inverter; NMOS transistor; PMOS transistor; digital CMOS circuits; gate leakage; leakage current circuits; leakage currents; leakage reduction; modified stacking; optimum ISO input loading; stack forcing technique; subthreshold components; CMOS technology; Circuits; Gate leakage; ISO; Leakage current; MOS devices; Power dissipation; Stacking; Threshold voltage; Tunneling;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Advanced Computing and Communications, 2007. ADCOM 2007. International Conference on
Conference_Location :
Guwahati, Assam
Print_ISBN :
0-7695-3059-1
Type :
conf
DOI :
10.1109/ADCOM.2007.85
Filename :
4425976
Link To Document :
بازگشت