DocumentCode :
271275
Title :
A two-differential-input/differential-output fully complementary self-biased open-loop analog voltage comparator in 40 nm LP CMOS
Author :
Milovanović, Vladimir ; Zimmermann, Horst
Author_Institution :
Inst. of Electrodynamics, Microwave & Circuit Eng., Vienna Univ. of Technol., Vienna, Austria
fYear :
2014
fDate :
12-14 May 2014
Firstpage :
355
Lastpage :
358
Abstract :
A novel fully complementary and fully differential open-loop comparator topology, that consists of a two-stage preamplifier cascaded with a latch, achieves a sub-100 ps propagation delay for a 50 mVpp input signal amplitude under 1.1 V supply and 2.1 mW power consumption. The comparator features two differential pairs of inputs and is truly self-biased through a negative feedback loop thereby eliminating the need for a voltage reference and suppressing the influence of process, supply voltage and temperature variations. Proposed comparator occupies 0.001 mm2 in 40 nm LP CMOS process.
Keywords :
CMOS integrated circuits; comparators (circuits); network topology; power consumption; preamplifiers; LP CMOS; complementary open-loop comparator topology; complementary self-biased open-loop analog voltage comparator; differential open-loop comparator topology; negative feedback loop; power 2.1 mW; power consumption; size 40 nm; time 100 ps; two-stage preamplifier; voltage 1.1 V; voltage 50 mV; voltage reference; CMOS integrated circuits; Delays; Inverters; Latches; Rails; System-on-chip; Transistors;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Microelectronics Proceedings - MIEL 2014, 2014 29th International Conference on
Conference_Location :
Belgrade
Print_ISBN :
978-1-4799-5295-3
Type :
conf
DOI :
10.1109/MIEL.2014.6842163
Filename :
6842163
Link To Document :
بازگشت