DocumentCode :
2713620
Title :
Design and implementation of CORDIC processor for complex DPLL
Author :
Mandal, Avirup ; Kaushik, B.K. ; Kumar, Brijesh ; Agarwal, R.P.
Author_Institution :
Electron. Eng. & Installation Unit, New Delhi, India
fYear :
2011
fDate :
28-30 Jan. 2011
Firstpage :
1
Lastpage :
5
Abstract :
Now-a-days various Digital Signal Processing systems are implemented on a platform of programmable signal processors or on application specific VLSI chips. Coordinate Rotation Digital Computer (CORDIC) algorithm has turned out to be such kind of programmable signal processor. In recent times, it has been a widely researched topic in the field of vector rotated Digital Signal Processing (DSP) applications due to its simplicity. This paper presents the design of pipelined architecture for coordinate rotation algorithm for the computation of loop performance of complex Digital Phase Locked Loop (DPLL) in In-phase and quadrature channel receiver. The design of CORDIC in the vector rotation mode results in high system throughput due to its pipelined architecture where latency is reduced in each of the pipelined stage. For on-chip application, the area reduction in proposed design can is achieved through optimization in the number of micro rotations. For better loop performance of first order complex DPLL and to minimize quantization error, the numbers of iterations are also optimized.
Keywords :
VLSI; digital phase locked loops; digital signal processing chips; pipeline processing; In-phase channel receiver; VLSI chip; complex digital phase locked loop; coordinate rotation algorithm; coordinate rotation digital computer algorithm; pipelined architecture; programmable signal processor; quadrature channel receiver; quantization error; vector rotated digital signal processing application; Algorithm design and analysis; Computer architecture; Demodulation; Equations; Low pass filters; Signal processing algorithms; Very large scale integration; CORDIC; DPLL; Digital Signal Processing; Loop performance; Micro-rotation; Pipelined Architecture;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Power Electronics (IICPE), 2010 India International Conference on
Conference_Location :
New Delhi
Print_ISBN :
978-1-4244-7883-5
Type :
conf
DOI :
10.1109/IICPE.2011.5728075
Filename :
5728075
Link To Document :
بازگشت