Title :
A test structure advisor and a coupled, library-based test structure layout and testing environment
Author :
Kumar, Madan V. ; Plummer, James D. ; Lukaszek, Wes
Author_Institution :
Center for Integrated Syst., Stanford Univ., CA, USA
Abstract :
A new test chip design environment, based on commercial tools, containing a test structure advisor and a coupled, library-based layout and testing environment has been developed. This environment results in a tenfold increase in productivity. The test structure advisor uses cross-sections of devices to recommend a comprehensive list of diagnostic and parametric test structures. These test structures can then be retrieved from the libraries of parameterized structures, customized, and placed in a design to rapidly generate customized test chips. Coupling the layout and test environments enables the automatic generation of a vast majority of the parametric test software. Using this environment, a new test chip, which would normally have taken over 1.5 weeks, was designed in 6 hours
Keywords :
automatic test software; circuit layout CAD; design for testability; integrated circuit layout; integrated circuit testing; 6 hr; automatic test software generation; customized test chip generation; design time reduction; diagnostic test structures; library-based test structure layout; parametric test software; parametric test structures; test chip design environment; test structure advisor; testing environment; Automatic testing; Chip scale packaging; Circuit testing; Design engineering; Documentation; Integrated circuit testing; Research and development; Software libraries; Software testing; System testing;
Conference_Titel :
Microelectronic Test Structures, 1996. ICMTS 1996. Proceedings. 1996 IEEE International Conference on
Conference_Location :
Trento
Print_ISBN :
0-7803-2783-7
DOI :
10.1109/ICMTS.1996.535646