DocumentCode :
2715688
Title :
Area efficient switch box topologies for 3D FPGAs
Author :
Soofiani, Javad Soltani ; Masoumi, Nasser
Author_Institution :
Adv. VLSI Lab., Univ. of Tehran, Tehran, Iran
fYear :
2011
fDate :
26-29 June 2011
Firstpage :
390
Lastpage :
393
Abstract :
The dense routing channels of long global interconnects in today´s high performance Field Programmable Gate Arrays (FPGAs), as principle counterpart for ASICs, is a dominant factor in continuous increase in the delay, power, and also the chip area. Using the three dimensional (3D) technology is an essential and also attractive technique to solve these problems. However, the limitation on the number of through silicon vias (TSVs) is one of the most important challenges of 3D FPGAs. This paper proposes two modified topologies for the 3D switch boxes (SBs), named Universal-MTwist and Wilton-MTwist, which increase the efficient use of TSVs. The simulation results manifest that the two new SB topologies efficiently reduce the number of TSVs 60% and 66%, respectively. Additionally, the use of them reduces the horizontal channel width 7% and 6%, respectively, compared to the 3D Disjoint SB. Meanwhile, the delay remains almost the same.
Keywords :
application specific integrated circuits; field programmable gate arrays; integrated circuit interconnections; three-dimensional integrated circuits; 3D FPGA; 3D switch boxes; ASIC; TSV; Universal-MTwist; Wilton-MTwist; area efficient switch box topologies; dense routing channels; field programmable gate arrays; global interconnects; three dimensional technology; through silicon vias; Delay; Field programmable gate arrays; Integrated circuit interconnections; Switches; Three dimensional displays; Topology; Wires;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
New Circuits and Systems Conference (NEWCAS), 2011 IEEE 9th International
Conference_Location :
Bordeaux
Print_ISBN :
978-1-61284-135-9
Type :
conf
DOI :
10.1109/NEWCAS.2011.5981252
Filename :
5981252
Link To Document :
بازگشت