DocumentCode :
2716071
Title :
Accurate extraction of inductively-affected delay using an optimized tapered partitioning scheme for global interconnects
Author :
Farjad, Zohreh ; Masoumi, Nasser
Author_Institution :
Fac. of Electr. & Comput. Eng., Kerman Graduated Univ. of Technol., Kerman, Iran
fYear :
2011
fDate :
26-29 June 2011
Firstpage :
138
Lastpage :
140
Abstract :
The delay caused by global interconnects plays a critical role in the performance of VLSI circuits, particularly for transmission effects in nano scales. This paper presents an analytical formulation for the delay of tapered partitioning scheme of buffer insertion in long global interconnects. The inductive effects have been taken into account in RLC delay expressions. Because of complexity of the expressions and various design parameters simulated annealing has been used to extract accurate optimum values for the parameters. Using this method, we have achieved 60% improvement in the delay reduction.
Keywords :
RLC circuits; VLSI; delays; integrated circuit interconnections; simulated annealing; RLC delay expressions; VLSI circuits; global interconnects; inductively-affected delay; optimized tapered partitioning; simulated annealing; transmission effects; Delay; Inductance; Integrated circuit interconnections; Logic gates; Optimization; Very large scale integration; Wires; delay; equal and tapered buffer insertion; global interconnect; inductance of the line;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
New Circuits and Systems Conference (NEWCAS), 2011 IEEE 9th International
Conference_Location :
Bordeaux
Print_ISBN :
978-1-61284-135-9
Type :
conf
DOI :
10.1109/NEWCAS.2011.5981274
Filename :
5981274
Link To Document :
بازگشت