DocumentCode :
2716603
Title :
Computational Verification of System Architectures
Author :
Zaidi, Abbas K. ; Levis, Alexander H.
Author_Institution :
Dept. of Electr. & Comput. Eng., George Mason Univ., Fairfax, VA
fYear :
2007
fDate :
1-5 April 2007
Firstpage :
42
Lastpage :
49
Abstract :
The paper presents a computational approach for verifying system architectures that employs a modal logic, an architecture design process, and a computer-aided formal model checking technique. The approach is shown to address the traceability issue between the architectural views, developed in accordance to the DoD architecture framework (DoDAF), and the executable model derived from the framework products. It provides an analytical underpinning of the verification of systems architectures, especially when requirements and capabilities of the systems under consideration evolve over time. The approach is presented with the help of an illustrative example.
Keywords :
formal logic; formal verification; software architecture; DoD architecture framework; architecture design process; computational verification; computer-aided formal model checking technique; modal logic; system architectures; traceability; Analytical models; Computational intelligence; Computer applications; Computer architecture; Computer security; Laboratories; Logic design; Performance analysis; Process design; USA Councils;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computational Intelligence in Security and Defense Applications, 2007. CISDA 2007. IEEE Symposium on
Conference_Location :
Honolulu, HI
Print_ISBN :
1-4244-0700-1
Type :
conf
DOI :
10.1109/CISDA.2007.368133
Filename :
4219080
Link To Document :
بازگشت