DocumentCode :
271718
Title :
Run-time accelerator binding for tile-based mixed-grained reconfigurable architectures
Author :
Machado Diniz, Claudio ; Shafique, Muhammad ; Bampi, Sergio ; Henkel, Jörg
Author_Institution :
Inst. of Inf., Fed. Univ. of Rio Grande do Sul, Porto Alegre, Brazil
fYear :
2014
fDate :
2-4 Sept. 2014
Firstpage :
1
Lastpage :
4
Abstract :
Run-time mixed-grained reconfigurable architectures emerged as an efficient solution to deal with the heterogeneous and at-design-time unpredictable nature of advanced applications. Due to interconnection limitations, the reconfigurable elements are grouped into tiles communicating through an on-chip network. State-of-the-art run-time accelerator binding schemes, i.e., mapping the accelerators to elements in the physical reconfigurable array, do not deal with such tile-based architectures. We propose a new scheme for run-time accelerator binding into our tile-based mixed-grained reconfigurable architecture. By means of an advanced video encoding application, we illustrate that our scheme reduces the inter-tile communication overhead by up to 44% (avg. 23%).
Keywords :
encoding; integrated circuit interconnections; reconfigurable architectures; advanced video encoding application; intertile communication; on-chip network; run-time accelerator binding; tile-based mixed-grained reconfigurable; Acceleration; Discrete cosine transforms; Field programmable gate arrays; Organizations; Program processors; Reconfigurable architectures; Binding; Reconfigurable architecture; Tiles;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Field Programmable Logic and Applications (FPL), 2014 24th International Conference on
Conference_Location :
Munich
Type :
conf
DOI :
10.1109/FPL.2014.6927392
Filename :
6927392
Link To Document :
بازگشت