DocumentCode :
2717760
Title :
A 6 bit resolution, 1 GSamples/sec. analog to digital converter
Author :
Ramniceanu, A. ; Spiridon, S. ; Eynde, F. Op´t
Author_Institution :
Asic Ahead Int. SRL, Bucharest, Romania
Volume :
2
fYear :
2004
fDate :
4-6 Oct. 2004
Firstpage :
291
Abstract :
In This work, the analyses and design of a very high speed 6 bit analog to digital converter are presented. In order to trade off conversion speed and power consumption, the ADC is implemented with two six-bit half-flash converters operating in a time interleaved way. Each half-flash converter contains seven comparators, and requires two clock cycles to finalize a conversion cycle. However, the overall converter provides one conversion cycle per clock cycle. The high-speed switched-capacitor comparator used in the flash converters performs the functions of sample-and-hold, subtraction and comparison. The circuit exhibits a spurious-free dynamic range (SFDR) of about 40 dB with a full scale sinusoidal input at 200 MHz. The ADC is fabricated in a 0.13 μm CMOS technology, it occupies 0.075 mm2 and dissipates less then 11 mW.
Keywords :
CMOS integrated circuits; analogue-digital conversion; comparators (circuits); integrated circuit design; power consumption; 0.13 micron; 200 MHz; 40 dB; 6 bit; ADC design; CMOS technology; clock cycles; comparison functions; conversion cycle; conversion speed; high speed 6 bit analog to digital converter; high speed switched capacitor comparator; power consumption; six bit half flash converters; spurious free dynamic range; subtraction functions; Analog-digital conversion; CMOS technology; Circuits; Clocks; Energy consumption; Logic; Power supplies; Sampling methods; Temperature; Threshold voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Semiconductor Conference, 2004. CAS 2004 Proceedings. 2004 International
Print_ISBN :
0-7803-8499-7
Type :
conf
DOI :
10.1109/SMICND.2004.1402997
Filename :
1402997
Link To Document :
بازگشت