Title :
An IP of an Advanced Encryption Standard for Altera™ devices
Author :
Panato, Alex ; Barcelos, Marcelo ; Reis, Ricardo
Author_Institution :
PPGC-Instituto de Informatica, Univ. Fed. do Rio Grande do Sul, Porto Alegre, Brazil
Abstract :
This work presents an IP of the Rijndael encryption algorithm, the new Advanced Encryption Standard (AES) approved by the National Institute of Standards and Technology (NIST). The IP uses a VHDL description optimized to Altera devices. This Rijndael implementation runs its symmetric cipher algorithm using a key with 128 bits. This mode is called AES128. Two designs are proposed. The first one is a performance version, using full parallel operation and achieving an 820 Mbps throughput in an APEX device. The second and third designs present two costs×benefit approaches. The paper presents the Rijndael basic structures, the AES128 architecture and results of throughput and device utilization in Altera devices.
Keywords :
cryptography; hardware description languages; integrated circuit design; logic CAD; parallel processing; 128 bit; 820 Mbit/s; APEX device; Advanced Encryption Standard; Altera Devices; IP; NIST; National Institute of Standards and Technology; Rijndael encryption algorithm; cost-benefit approach; device utilization; optimized VHDL description; parallel operation; performance design; symmetric cipher algorithm; throughput; Banking; Communication standards; Electronic mail; Information security; Internet; NIST; Proposals; Public key; Public key cryptography; Throughput;
Conference_Titel :
Integrated Circuits and Systems Design, 2002. Proceedings. 15th Symposium on
Print_ISBN :
0-7695-1807-9
DOI :
10.1109/SBCCI.2002.1137658