Title :
An efficient test method for embedded multi-port RAM with BIST circuitry
Author :
Matsumura, Tsuneo
Author_Institution :
NTT Network Service Syst. Labs., Tokyo, Japan
Abstract :
The read/write disturb test is as indispensable for multi-port RAM testing as the functional memory test. This due to the need to check the influence of both a write operation under the read condition and a concurrent read operation upon the same memory cell through different ports. This paper describes novel algorithmic test patterns that are suitable for embedded multi-port RAM with BIST (built-in self-test) circuitry that realizes, for all ports, the functional memory test and the read/write disturb test concurrently while enabling memory operation. It is shown that these patterns can also detect BIST malfunctions even though they have about the same pattern length as the standard functional test patterns for single-port RAMs
Keywords :
built-in self test; integrated circuit testing; random-access storage; real-time systems; BIST malfunctions detection; algorithmic test patterns; built-in self-test circuitry; concurrent read operation; efficient test method; embedded multi-port RAM; functional memory test; functional test patterns; memory cells; memory operation; pattern length; read condition; read/write disturb test; write operation; Built-in self-test; Circuit testing; Data communication; Laboratories; Performance evaluation; Random access memory; Read-write memory; Switches; System testing; Test pattern generators;
Conference_Titel :
Memory Technology, Design and Testing, 1995., Records of the 1995 IEEE International Workshop on
Conference_Location :
San Jose, CA
Print_ISBN :
0-8186-7102-5
DOI :
10.1109/MTDT.1995.518083