Title :
Dataflow programming model for reconfigurable computing
Author :
Gantel, L. ; Khiar, A. ; Miramond, B. ; Benkhelifa, A. ; Lemonnier, F. ; Kessal, L.
Author_Institution :
ETIS Lab., Univ. of Cergy-Pontoise, Cergy-Pontoise, France
Abstract :
This paper addresses the problem of image processing algorithms implementation onto dynamically and reconfigurable architectures. Today, these Systems-on-Chip (SoC), offer the possibility to implement several heterogeneous processing elements in a single chip. It means several processors, few hardware accelerators as well as communication mediums between all these components. Applications for this kind of platform are described with software threads, running on processors, and specific hardware accelerators, running on hardware partitions. This paper focuses on the complex problem of communication management between software and hardware actors for dataflow oriented processing, and proposes solutions to leverage this issue.
Keywords :
data flow computing; digital signal processing chips; hardware-software codesign; logic partitioning; multi-threading; reconfigurable architectures; system-on-chip; communication management; dataflow programming model; hardware accelerators; hardware partitions; image processing; reconfigurable computing; software threads; system-on-chip; Computational modeling; Computer architecture; Hardware; Instruction sets; Middleware; Operating systems; FPGA; dataflow programming; hardware actors; image processing; multiprocessor architectures; real-time operating systems; reconfigurable computing;
Conference_Titel :
Reconfigurable Communication-centric Systems-on-Chip (ReCoSoC), 2011 6th International Workshop on
Conference_Location :
Montpellier
Print_ISBN :
978-1-4577-0640-0
DOI :
10.1109/ReCoSoC.2011.5981505