DocumentCode :
2719918
Title :
An efficient contact placement for custom cell layout synthesis
Author :
Kim, Jaewon ; Kang, S.M.
Author_Institution :
Coordinated Sci. Lab., Illinois Univ., Urbana, IL, USA
fYear :
1995
fDate :
1-4 May 1995
Firstpage :
275
Lastpage :
278
Abstract :
This paper presents a new method for determining the number of required contacts and positions in the diffusion areas of transistors. An analytical model for effective transistor size is introduced as a function of contact design. In particular, we present algorithms to determine an optimum number of contacts that are required to meet circuit designer´s specifications on the effective transistor size. A large transistor layout with various contact numbers is used to illustrate the importance of contact design. A contact placement and routing algorithm is developed and applied to generate the physical layouts of logic cells in MCNC standard cell library with efficient contact design
Keywords :
application specific integrated circuits; cellular arrays; integrated circuit layout; integrated circuit modelling; logic design; MCNC standard cell; analytical model; circuit design; contact placement; custom cell layout synthesis; diffusion areas; logic cells; routing algorithm; transistor size; Algorithm design and analysis; Analytical models; Circuit simulation; Libraries; Logic design; Routing; SPICE; Standards development; Timing; Voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Custom Integrated Circuits Conference, 1995., Proceedings of the IEEE 1995
Conference_Location :
Santa Clara, CA
Print_ISBN :
0-7803-2584-2
Type :
conf
DOI :
10.1109/CICC.1995.518185
Filename :
518185
Link To Document :
بازگشت