DocumentCode :
2720246
Title :
An Analytical Performance Model for the Spidergon NoC
Author :
Moadeli, Mahmoud ; Shahrabi, Ali ; Vanderbauwhede, Wim ; Ould-Khaoua, Mohamed
Author_Institution :
Dept. of Comput. Sci., Glasgow Univ., Glasgow
fYear :
2007
fDate :
21-23 May 2007
Firstpage :
1014
Lastpage :
1021
Abstract :
Networks on chip (NoC) emerged as a promising alternative to bus-based interconnect networks to handle the increasing communication requirements of the large systems on chip. Employing an appropriate topology for a NoC is of high importance mainly because it typically trade-offs between cross-cutting concerns such as performance and cost. The spidergon topology is a novel architecture which is proposed recently for NoC domain. The objective of the spidergon NoC has been addressing the need for a fixed and optimized topology to realize cost effective multi-processor SoC (MPSoC) development [7]. In this paper we analyze the traffic behavior in the spidergon scheme and present an analytical evaluation of the average message latency in the architecture. We prove the validity of the analysis by comparing the model against the results produced by a discrete- event simulator.
Keywords :
multiprocessing systems; network analysis; network topology; network-on-chip; MPSoC development; analytical performance model; cross-cutting concerns; multiprocessor SoC; networks on chip; spidergon NoC; spidergon topology; Analytical models; Computer networks; Concurrent computing; Delay; Network topology; Network-on-a-chip; Packet switching; Performance analysis; Traffic control; Wires;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Advanced Information Networking and Applications, 2007. AINA '07. 21st International Conference on
Conference_Location :
Niagara Falls, ON
ISSN :
1550-445X
Print_ISBN :
0-7695-2846-5
Type :
conf
DOI :
10.1109/AINA.2007.31
Filename :
4221002
Link To Document :
بازگشت