Title :
Real-time license plate localisation on FPGA
Author :
Zhai, X. ; Bensaali, F. ; Ramalingam, S.
Author_Institution :
Sch. of Eng. & Technol., Univ. of Hertfordshire, Hatfield, UK
Abstract :
Automatic Number Plate Recognition (ANPR) systems have become an important tool to track stolen car, access control and monitor the traffic. The fundamental requirements of an ANPR system are image capture using an ANPR camera, and processing of the captured image. The image processing part, which is a computationally intensive task, includes two stages i.e. plate localisation and character recognition. This paper presents an improved license plate localisation (LPL) algorithm based on modified Sobel vertical edge detection operator and two morphological operations suitable for FPGA implementation. The algorithm has been successfully implemented on a Xilinx Virtex-4 FPGA and tested using a database of 1000 images that contains UK number plates. It consumes 28% of the available on-chip resources, runs with a maximum frequency of 114.20 MHz, has a detection rate of 99.1% and capable of processing one image (640×480) in 3.8ms.
Keywords :
access control; cameras; character recognition; edge detection; field programmable gate arrays; image sensors; object recognition; traffic engineering computing; Sobel vertical edge detection operator; UK number plates; Xilinx Virtex-4 FPGA; access control; automatic number plate recognition systems; character recognition; frequency 114.20 MHz; image processing; on-chip resources; real-time license plate localisation algorithm; time 3.8 ms; traffic monitoring; Field programmable gate arrays; Hardware; Image edge detection; Indexes; Licenses; Morphological operations; System-on-a-chip;
Conference_Titel :
Computer Vision and Pattern Recognition Workshops (CVPRW), 2011 IEEE Computer Society Conference on
Conference_Location :
Colorado Springs, CO
Print_ISBN :
978-1-4577-0529-8
DOI :
10.1109/CVPRW.2011.5981739