Title :
Efficient VLSI Architecture for Real-Time Motion Estimation in Advanced Video Coding
Author :
Dias, Tiago ; Roma, Nuno ; Sousa, Leonel
Author_Institution :
DEETC-ISEL, INESC-ID, Lisbon
Abstract :
This paper proposes a new scalable and efficient VLSI architecture for sub-pixel motion estimation. Based on this architecture, a modular and fully configurable motion estimation co-processor is also presented. The efficiency of such processing structure was assessed by embedding this circuit in a half-pixel accurate hierarchical motion estimation system using a two-step search procedure. Experimental results using FPGA devices show that the proposed motion estimation co-processor allows the estimation of motion vectors with half-pixel accuracy in real-time for the 4CIF image format
Keywords :
VLSI; coprocessors; embedded systems; motion estimation; video coding; 4CIF image format; FPGA devices; VLSI architecture; embedded system; motion estimation coprocessor; real-time motion estimation; video coding; Clocks; Computer architecture; Coprocessors; Cost function; Field programmable gate arrays; Hardware; Integrated circuit interconnections; Motion estimation; Very large scale integration; Video coding;
Conference_Titel :
SOC Conference, 2005. Proceedings. IEEE International
Conference_Location :
Herndon, VA
Print_ISBN :
0-7803-9264-7
DOI :
10.1109/SOCC.2005.1554465