DocumentCode :
2722630
Title :
Modeling of power delivery into 3D chips on silicon interposer
Author :
Xu, Zheng ; Gu, Xiaoxiong ; Scheuermann, Michael ; Rose, Kenneth ; Webb, Buckwell C. ; Knickerbocker, John U. ; Lu, Jian-Qiang
Author_Institution :
Dept. of Electr., Rensselaer Polytech. Inst., Troy, NY, USA
fYear :
2012
fDate :
May 29 2012-June 1 2012
Firstpage :
683
Lastpage :
689
Abstract :
While three-dimensional (3D) technology has several advantages for power delivery, an integrated chip-level, interposer-level, and package-level power distribution network in through-silicon-via (TSV)-based 3D system has to be modeled and evaluated. This paper reports on modeling of power delivery into 3D chip stacks on a silicon interposer/packaging substrate using a novel hybrid approach, i.e., combining the electromagnetic (EM) and analytic simulations. We intentionally partition the real stack-up structure of a 3D power network into separate components, i.e., package vias and traces, C-4 solders, interposer TSVs and planar wires, μ-C4 solders, chip TSVs, and on-chip power grids with node capacitors, decoupling capacitors and active current loads. All the passive RLGCs for each component are extracted using an EM simulation tool at a given working frequency point. We then assemble all the components back into a corresponding equivalent circuit model with those EM extracted RLGC values, thus to analyze the supply voltage (Vdd)variation over time for 3D systems in a manner of maximum accuracy and efficiency.
Keywords :
computational electromagnetics; integrated circuit design; integrated circuit modelling; integrated circuit noise; integrated circuit packaging; power electronics; silicon; three-dimensional integrated circuits; μ-C4 solders; 3D chip stacks; 3D chips; 3D power network; Si; active current load; analytic simulations; decoupling capacitor; electromagnetic simulations; integrated chip level; interposer level; node capacitor; on chip power grids; package level power distribution network; passive RLGC; planar wires; power delivery; silicon interposer; three dimensional technology; through silicon via; Capacitors; Integrated circuit modeling; Power grids; Silicon; Solid modeling; System-on-a-chip; Wires;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electronic Components and Technology Conference (ECTC), 2012 IEEE 62nd
Conference_Location :
San Diego, CA
ISSN :
0569-5503
Print_ISBN :
978-1-4673-1966-9
Electronic_ISBN :
0569-5503
Type :
conf
DOI :
10.1109/ECTC.2012.6248906
Filename :
6248906
Link To Document :
بازگشت