Title :
Innovative techniques for improved testability
Author :
Sarkany, Endre P. ; Lusch, Robert F.
Author_Institution :
IBM Corp., Endicott, NY, USA
Abstract :
Three independent topics which illustrate innovative methods for improving testability are described. A technique which utilizes a card logic tester as a vehicle for evaluating the effectiveness of new chip-level tests is described. This technique allows rapid implementation and verification of various test algorithms as clip failure mechanisms are discovered. A methodology which combines simulation data with the capabilities of a tester language to provide early verification of the AC characteristics of components is presented. The authors consider tester language limitations and how adjustments can be made to component timing specifications to overcome these restrictions. These techniques were successfully implemented using Programming Language for Testing (PLT). With these methods, the testability and hence the quality of IBM products were improved in a cost-effective manner
Keywords :
automatic testing; characteristics measurement; digital simulation; electronic equipment testing; high level languages; integrated circuit testing; logic testing; AC characteristics; IBM products; Programming Language for Testing; card logic tester; chip-level tests; clip failure mechanisms; simulation; testability; tester language; timing specifications; verification; Circuit testing; Failure analysis; Life testing; Logic testing; Manufacturing processes; Packaging; System testing; Timing; Vehicles; Wafer scale integration;
Conference_Titel :
Test Conference, 1990. Proceedings., International
Conference_Location :
Washington, DC
Print_ISBN :
0-8186-9064-X
DOI :
10.1109/TEST.1990.114006