DocumentCode :
2722892
Title :
Dynamic fraction control bus: new SOC on-chip communication architecture design
Author :
Nan Wang ; Bayoumi, Magdy A.
Author_Institution :
Center for Adv. Comput. Studies, Louisiana Univ., Lafayette, LA, USA
fYear :
2005
fDate :
25-28 Sept. 2005
Firstpage :
199
Lastpage :
202
Abstract :
As technology scales toward deeper submicron, the integration of a large number of IP blocks on the same silicon die is becoming technically feasible. The on-chip communication architecture is becoming the bottleneck for these system-on-a-chips (SOC). The conventional communication architectures all have their limitations. This paper presents new communication architectures, static fraction control bus (SFCB) and dynamic fraction control bus (DFCB), to address the shortcomings of these conventional communication architectures.
Keywords :
integrated circuit design; system buses; system-on-chip; dynamic fraction control bus; on-chip communication architecture; static fraction control bus; system-on-a-chip; Communication system control;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
SOC Conference, 2005. Proceedings. IEEE International
Print_ISBN :
0-7803-9264-7
Type :
conf
DOI :
10.1109/SOCC.2005.1554494
Filename :
1554494
Link To Document :
بازگشت