DocumentCode :
2722922
Title :
Robust TSV via-middle and via-reveal process integration accomplished through characterization and management of sources of variation
Author :
Kumar, Niranjan ; Ramaswami, Sesh ; Dukovic, John ; Tseng, Jennifer ; Ding, Ran ; Rajagopalan, Nagarajan ; Eaton, Brad ; Mishra, Rohit ; Yalamanchili, Rao ; Wang, Zhihong ; Xia, Sherry ; Sapre, Kedar ; Hua, John ; Chan, Anthony ; Mori, Glen ; Linke, Bob
Author_Institution :
Appl. Mater., Inc., Sunnyvale, CA, USA
fYear :
2012
fDate :
May 29 2012-June 1 2012
Firstpage :
787
Lastpage :
793
Abstract :
An overview is given of developments in unit-process and process-integration technology enabling the realization of through-silicon vias (TSVs) for 3D chip stacking. TSVs are expected to increase interconnect bandwidth, reduce wire delay due to shorter vertical signal path, and improve power efficiency [1-3]. The fabrication sequences for forming TSVs in the middle of the line (via-middle approach) and for revealing them from the backside in the far back end of the line are described with detailed attention to major unit processes of etch, dielectric deposition, barrier and seed deposition, electrochemical deposition, and chemical-mechanical planarization. Unit-process advances are described in relation to the structural and functional requirements of the TSVs, and examples are given of co-optimization among the interdependent steps of the integrated sequence. Emphasis is given to copper vias of diameter 4 to 10μm with aspect ratio between 8 and 12. For both the viaformation and via-reveal sequence, it is shown how integration problems were overcome by a comprehensive approach.
Keywords :
integrated circuit interconnections; three-dimensional integrated circuits; 3D chip stacking; barrier deposition; chemical-mechanical planarization; dielectric deposition; electrochemical deposition; etch unit processes; fabrication sequences; interconnect bandwidth; interdependent steps; power efficiency; robust TSV via-middle process integration; robust TSV via-reveal process integration; seed deposition; size 4 mum to 10 mum; through-silicon vias; wire delay reduction; Annealing; Copper; Dielectrics; Films; Robustness; Silicon; Through-silicon vias;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electronic Components and Technology Conference (ECTC), 2012 IEEE 62nd
Conference_Location :
San Diego, CA
ISSN :
0569-5503
Print_ISBN :
978-1-4673-1966-9
Electronic_ISBN :
0569-5503
Type :
conf
DOI :
10.1109/ECTC.2012.6248922
Filename :
6248922
Link To Document :
بازگشت