Title :
Bus Buffer Evaluation of Different Arbitration Algorithms
Author :
Wu, Xufan ; Yang, Jun ; Shi, Longxing
Author_Institution :
National ASIC Syst. Eng. Technol. Res. Center, Southeast Univ., Nanjing
Abstract :
In this paper the authors evaluated bus buffer size of different arbitration algorithms according to a RISC microprocessor. Three arbitration algorithms have been tested: (a) static priority arbitration; (b) rotating priority arbitration; and (c) lottery bus arbitration. A high-level simulation model based on C++ has been developed and the simulations were based upon recorded real communication traces for more accurate results. It is shown that the rotating priority arbitration gives the better trade-off between the buffer size and the performance comparatively with the other two arbitration algorithms
Keywords :
buffer circuits; integrated circuit design; microprocessor chips; reduced instruction set computing; system buses; system-on-chip; RISC microprocessor; arbitration algorithms; bus buffer evaluation; high level simulation; lottery bus arbitration; rotating priority arbitration; static priority arbitration; Application specific integrated circuits; Decoding; Liquid crystal displays; Microprocessors; Pulse width modulation; Reduced instruction set computing; System-on-a-chip; Systems engineering and theory; Testing; Wireless LAN;
Conference_Titel :
SOC Conference, 2005. Proceedings. IEEE International
Conference_Location :
Herndon, VA
Print_ISBN :
0-7803-9264-7
DOI :
10.1109/SOCC.2005.1554507