DocumentCode :
2723138
Title :
Scan test architectures for digital board testers
Author :
Fichtenbaum, Matthew L. ; Robinson, Gordon D.
Author_Institution :
GenRad Inc, Concord, MA, USA
fYear :
1990
fDate :
10-14 Sep 1990
Firstpage :
304
Lastpage :
310
Abstract :
The authors consider the problems posed by boundary scan sequences which are long and which contain meaningful vector data, constant data, and irrelevant or don´t care bits arbitrarily interspersed. They use the model of meaningful data within a frame of constant or irrelevant bits as a means of handling vector data efficiently, and they propose the sequencing and control features of the general-purpose digital tester as an efficient way to implement these frames. The simple architecture, that adds a serial data memory to a tester with flexible vector sequencing capabilities can handle many complex scan applications easily and efficiently. Additional types of data generators, such as pseudorandom generators and memory address generators, allow even more types of circuits to be tested by the scan paths method, although self-test methods give much smaller run times. By means of a specific example, it is shown that the performance achieved and the data storage resources required compare favorably with approaches based on special-purpose framing hardware
Keywords :
automatic test equipment; computer architecture; logic testing; printed circuit testing; architecture; boundary scan sequences; data generators; digital board testers; flexible vector sequencing; logic testing; memory address generators; pseudorandom generators; self-test; serial data memory; Circuit testing; Control systems; Hardware; Logic circuits; Logic design; Logic testing; Memory; Pins; Registers; System testing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Test Conference, 1990. Proceedings., International
Conference_Location :
Washington, DC
Print_ISBN :
0-8186-9064-X
Type :
conf
DOI :
10.1109/TEST.1990.114036
Filename :
114036
Link To Document :
بازگشت