DocumentCode :
2723164
Title :
Design and implementation of a shared buffer architecture for a gigabit Ethernet packet switch
Author :
O´Kane, Simon ; Sezer, Sakir ; Toal, C.
Author_Institution :
Queen´s Univ. Belfast, Ireland
fYear :
2005
fDate :
25-28 Sept. 2005
Firstpage :
283
Lastpage :
286
Abstract :
In this paper, the authors explored the design issues of shared buffer architecture capable of buffering fixed and variable sized packets for a 10G Ethernet switch. The design and implementation of a shared buffer circuit based on Xilinx Virtex 4 FPGA technology was presented. The proposed architecture is economic from the resource sharing point of view and is capable of supporting buffer bandwidths in excess of 31 Gbps using standard FPGA technology.
Keywords :
buffer storage; field programmable gate arrays; local area networks; packet switching; shared memory systems; FPGA technology; field programmable gate array; gigabit Ethernet; packet switch; shared buffer architecture; Communication switching; Ethernet networks; Packet switching; Signal processing; Switches;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
SOC Conference, 2005. Proceedings. IEEE International
Print_ISBN :
0-7803-9264-7
Type :
conf
DOI :
10.1109/SOCC.2005.1554511
Filename :
1554511
Link To Document :
بازگشت