Title :
Investigation of the assembly reflow process and PCB design on the reliability of WLCSP
Author :
Liu, Yong ; Qian, Qiuxiao ; Qu, Shichun ; Martin, Stephen ; Jeon, Oseob
Author_Institution :
Fairchild Semicond. Corp, South Portland, ME, USA
fDate :
May 29 2012-June 1 2012
Abstract :
Intensive FEA modeling was applied to the investigation of early solder joint failures of WLCSP mounted on test PCBs. In particular, stress in assembly reflow process was studied with 25 balls; 0.4 mm pitch WLCSP and PCBs with specially placed plated though vias. The 25 ball WLCSP in the study has 5×5 ball array, which corresponds to 16 outmost solder joints and nine inner solder joints, all soldered to the matching copper pads on the test PCB. Three PCB designs were modeled to understand the impact of PCB through via arrangement on stresses in solder joints during assembly reflow process: design #1 has no PCB through vias at all; design #2 has plated through vias under nine inner PCB copper pads; design #3 has plated through vias under all 25 PCB copper pads. The modeling results disclose that PCB design #2 with plated through vias under nine inner PCB copper pads induces the highest solder stress in all three models. Contrary to common sense of higher stress on corner solder joints due to coefficient of thermal expansion (CTE) mismatch of silicon and PCB, the maximum stresses of design #2 actually occur on the inner solder joints. The simulation results match well with experimental observations. For PCB design #1 and #3, highest solder stress is lower than stress in design #2. In addition, in both cases, the maximum stress locates on the corner solder joints. New PCB design guidelines have since been implemented based on the simulation. Due to the improvement of the design, premature solder joint failure has not been recorded.
Keywords :
chip scale packaging; failure analysis; finite element analysis; internal stresses; printed circuit design; printed circuit testing; solders; thermal expansion; wafer level packaging; CTE; PCB copper pads matching; PCB design; PCB testing; WLCSP reliability; assembly reflow process; ball array; coefficient of thermal expansion; corner solder joints; design stress; inner solder joints; intensive FEA modeling; outmost solder joints; premature solder joint failure; silicon mismatching; solder joint failures; wafer level chip scale package; Arrays; Copper; Joints; Materials; Semiconductor device modeling; Soldering; Stress;
Conference_Titel :
Electronic Components and Technology Conference (ECTC), 2012 IEEE 62nd
Conference_Location :
San Diego, CA
Print_ISBN :
978-1-4673-1966-9
Electronic_ISBN :
0569-5503
DOI :
10.1109/ECTC.2012.6248952