Title :
Parallel pattern fault simulation based on stem faults in combinational circuits
Author :
Song, Ohyoung ; Menon, P.R.
Author_Institution :
Dept. of Electr. & Comput. Eng., Massachusetts Univ., Amherst, MA, USA
Abstract :
Significant improvements in the speed of fault simulation of combinational circuits have been achieved by combining parallel pattern simulation of the fault-free circuit with tracing-based methods for identifying detected faults. The authors propose a method of reducing the expense of backtracing by identifying lines where backtracking may be stopped, and they show its efficiency through an experiment with a set of benchmark circuits. The proposed method has been implemented in the C language on a VAX 6210/VMS which has a machine word of 32 b. Thirty-two patterns are processed in parallel during true-value simulation, backtracing, and stem analysis. Calculations of the sensitivity, stem-criticality, and checkup vectors are performed by vector operations when each line is reached during first backtracing. The results indicate that the proposed method is more efficient than that of K.J. Antreich and M.H. Schultz (1987) for all the benchmark circuits that were simulated
Keywords :
automatic testing; combinatorial circuits; fault location; logic testing; parallel processing; performance evaluation; 32 bits; C language; VAX 6210/VMS; backtracing; benchmark circuits; checkup vectors; combinational circuits; fault simulation; parallel pattern simulation; sensitivity; stem analysis; stem faults; stem-criticality; tracing; true-value simulation; Circuit faults; Circuit simulation; Circuit testing; Combinational circuits; Computational modeling; Concurrent computing; Electrical fault detection; Fault detection; Fault diagnosis; Pattern analysis;
Conference_Titel :
Test Conference, 1990. Proceedings., International
Conference_Location :
Washington, DC
Print_ISBN :
0-8186-9064-X
DOI :
10.1109/TEST.1990.114086