Title :
Modeling for critical design and performance of wafer level chip scale package
Author :
Liu, Yong ; Qian, Qiuxiao ; Ring, Matt ; Kim, Jihwan ; Kinzer, Dan
Author_Institution :
Fairchild Semicond. Corp, Portland, ME, USA
fDate :
May 29 2012-June 1 2012
Abstract :
Comprehensive finite element analysis (FEA) modeling is carried out to improve the performance of critical designs of wafer level chip scale package (WLCSP). First, a design with one layer redistribution layout (RDL) copper with etched pocket in the non-covered UBM area and one layer polyimide structure (1Cu1Pi design) is investigated. Different polyimide layouts, copper thicknesses, pocket parameters and non-covered UBM diameters are studied through finite element modeling. Then, a stacked metal design with the sputtered copper UBM stacked on the RDL copper layer, with one polyimide layer between them (2Cu1Pi) for the WLCSP is examined. Parameter study of different UBM diameters with the same solder volume and different UBM diameters with the same solder joint height is conducted by the simulation. Finally the correlation and comparison of the failure mechanism between the modeling and the test are presented and discussed.
Keywords :
copper; finite element analysis; integrated circuit design; integrated circuit modelling; integrated circuit packaging; Cu; critical design modeling; etched pocket; finite element analysis modeling; finite element modeling; non-covered UBM area; one layer polyimide structure; pocket parameters; polyimide layouts; redistribution layout; wafer level chip scale package; Copper; Finite element methods; Layout; Polyimides; Semiconductor device modeling; Soldering; Stress;
Conference_Titel :
Electronic Components and Technology Conference (ECTC), 2012 IEEE 62nd
Conference_Location :
San Diego, CA
Print_ISBN :
978-1-4673-1966-9
Electronic_ISBN :
0569-5503
DOI :
10.1109/ECTC.2012.6248985