• DocumentCode
    2723902
  • Title

    A WiMAX turbo decoder with tailbiting BIP architecture

  • Author

    Arai, Hiroaki ; Miyamoto, Naoto ; Kotani, Koji ; Fujisawa, Hisanori ; Ito, Takashi

  • Author_Institution
    Grad. Sch. of Electron. Eng., Tohoku Univ., Sendai, Japan
  • fYear
    2009
  • fDate
    16-18 Nov. 2009
  • Firstpage
    377
  • Lastpage
    380
  • Abstract
    In this paper, a tailbiting block-interleaved pipelining (BIP) architecture is proposed for high-throughput and energy efficient WiMAX turbo decoders. Conventional sliding window (SW) BIP turbo decoders suffer from many warm-up calculations and large memory size when the number of pipeline stages is increased. Instead of the SW, we combined the tailbiting method with BIP. Consequently, more than 50% of the warm-up calculation was reduced, and necessary memory size became constant. We have implemented a tailbiting BIP WiMAX turbo decoder with 4 pipeline stages in the area of 3.8 mm2 using a 0.18 ¿m CMOS technology. The chip achieves 45 Mbps/iter and 3.11 nJ/b/iter at 99 MHz operation.
  • Keywords
    WiMax; block codes; interleaved codes; trellis coded modulation; turbo codes; CMOS technology; WiMAX turbo decoder; block-interleaved pipelining; frequency 99 MHz; size 0.18 mum; tailbiting BIP architecture; CMOS technology; Electronics industry; Equations; Indium tin oxide; Industrial electronics; Iterative decoding; Pipeline processing; Power engineering and energy; Solid state circuits; WiMAX;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Solid-State Circuits Conference, 2009. A-SSCC 2009. IEEE Asian
  • Conference_Location
    Taipei
  • Print_ISBN
    978-1-4244-4433-5
  • Electronic_ISBN
    978-1-4244-4434-2
  • Type

    conf

  • DOI
    10.1109/ASSCC.2009.5357175
  • Filename
    5357175