DocumentCode :
2724101
Title :
On-die parameter extraction from path-delay measurements
Author :
Takahashi, Tomoyuki ; Uezono, Takumi ; Shintani, Michihiro ; Masu, Kazuya ; Sato, Takashi
Author_Institution :
Integrated Res. Inst., Tokyo Inst. of Technol., Tokyo, Japan
fYear :
2009
fDate :
16-18 Nov. 2009
Firstpage :
101
Lastpage :
104
Abstract :
Device-parameter estimation through path-delay measurement, which facilitates fast on-die performance prediction and diagnosis, is proposed. With the proposed technique, delays of a set of paths consisting of different logic cells are monitored. Based on the pre-characterized parameter to delay sensitivity, the process variation of a chip is estimated as an inverse problem. Discussion of desirable logic cell combination to form paths that maximize estimation accuracy is presented. Measurement of ring oscillator arrays composed of standard and customized logic cells resulted in consistent estimation of threshold voltages. Measurement accuracy is greatly enhanced by the proposed good logic cell combinations.
Keywords :
CMOS logic circuits; inverse problems; logic gates; delay sensitivity; device-parameter estimation; inverse problem; logic cells; on-die parameter extraction; path-delay measurements; ring oscillator arrays; threshold voltages; Delay estimation; Inverse problems; Logic arrays; Logic devices; Measurement standards; Monitoring; Parameter extraction; Ring oscillators; Semiconductor device measurement; Threshold voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Solid-State Circuits Conference, 2009. A-SSCC 2009. IEEE Asian
Conference_Location :
Taipei
Print_ISBN :
978-1-4244-4433-5
Electronic_ISBN :
978-1-4244-4434-2
Type :
conf
DOI :
10.1109/ASSCC.2009.5357189
Filename :
5357189
Link To Document :
بازگشت