DocumentCode :
2724458
Title :
Development and characterization of next generation eWLB (embedded Wafer Level BGA) packaging
Author :
Jin, Yonggang ; Teysseyre, Jerome ; Baraton, Xavier ; Yoon, S.W. ; Lin, Yaojian ; Marimuthu, Pandi C.
Author_Institution :
STMicroelectron., Singapore, Singapore
fYear :
2012
fDate :
May 29 2012-June 1 2012
Firstpage :
1388
Lastpage :
1393
Abstract :
The shrinkage of the pitches and pads at the chip to package interface is happening much faster than the shrinkage at the package to board interface. This interconnection gap requires fan-out packaging, where the package size is larger than the chip size in order to provide a sufficient area to accommodate the 2nd level interconnects. eWLB is a type of fan-out WLP that has the potential to realize any number of interconnects with standard pitches at any shrink stage of the wafer node technology. eWLB is one of key advanced packages because of advantages of higher number of I/Os, process easiness and integration flexibilities. Furthermore, it enables to integrate multiple dies vertically and horizontally in one package without using substrates. Thus, recently eWLB technology is moving forward to next generation packages, such as multi-die, low profile package and 3D SiP. This paper reports developments of next generation eWLB for advanced packaging solutions. A new portfolio of next generation package configurations: small outline eWLB, double-side 3D eWLB and eWLL (embedded Wafer Level Land Grid Array) are developed and characterized. And the reliability study was carried out in depth by experimental approaches. Successful reliability characterization results on different package configurations are reported that demonstrate next generation eWLB as an enabling technology for miniaturized, fine pitch, high density 3D and advanced silicon packaging solutions.
Keywords :
ball grid arrays; elemental semiconductors; integrated circuit interconnections; integrated circuit reliability; silicon; wafer level packaging; 2nd level interconnection gap; 3D SiP; Si; board interface; double-side 3D eWLB; eWLL; embedded wafer level BGA; embedded wafer level land grid array; fan-out WLP; multidie packaging; multiple dies vertical integration; next generation eWLB packaging; package interface; pitch shrinkage; reliability study; silicon packaging solution; wafer node technology; Integrated circuit interconnections; Next generation networking; Packaging; Reliability; Silicon; Standards; Vehicles;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electronic Components and Technology Conference (ECTC), 2012 IEEE 62nd
Conference_Location :
San Diego, CA
ISSN :
0569-5503
Print_ISBN :
978-1-4673-1966-9
Electronic_ISBN :
0569-5503
Type :
conf
DOI :
10.1109/ECTC.2012.6249017
Filename :
6249017
Link To Document :
بازگشت