Title :
Scaling hybrid-integration of silicon photonics in Freescale 130nm to TSMC 40nm-CMOS VLSI drivers for low power communications
Author :
Cunningham, John E. ; Shubin, Ivan ; Thacker, Hiren D. ; Lee, Jin-Hyoung ; Li, Guoliang ; Zheng, Xuezhe ; Lexau, Jon ; Ho, Ron ; Mitchell, James G. ; Luo, Ying ; Yao, Jin ; Raj, Kannan ; Krishnamoorthy, Ashok V.
Author_Institution :
Oracle Labs., San Diego, CA, USA
fDate :
May 29 2012-June 1 2012
Abstract :
We report new developments on hybrid integration that attaches CMOS driver circuits to silicon photonic (SiPhotonic) devices built in Silicon on Insulator (SOI) technology. This low-parasitic hybrid integration approach enables energy efficient links based on aggressive silicon photonic devices and low power, high speed circuits. The silicon photonic components are fabricated in the 130 nm Cu node of Freescale´s SOI-CMOS technology while the CMOS driver circuits are fabricated in 40 nm TSMC ELK technology. The two types of chips are using 20 μm diameter solder bumps. We further present progress on scaling these solder bumps to 10 micron diameter and below as well as developing a wafer scale microsolder process module. Finally, we report progress integrating hybrids that include SOI chips with a partially removed backside. Under full SOI handler removal this bonding geometry is akin to the extreme limit of wafer thinning used in today´s vertical chip stacking (3D) approaches.
Keywords :
CMOS integrated circuits; VLSI; copper; driver circuits; elemental semiconductors; integrated optics; low-power electronics; silicon; silicon-on-insulator; solders; 3D approach; Cu; Freescale SOI-CMOS technology; Si; TSMC CMOS VLSI driver circuit; TSMC ELK technology; aggressive silicon photonic devices; bonding geometry; energy efficient links; high speed circuits; low power communications; low-parasitic hybrid integration approach; scaling hybrid-integration; silicon on insulator; size 10 micron; size 130 nm to 40 nm; size 20 mum; solder bumps; vertical chip stacking approach; wafer scale microsolder process module; wafer thinning; Arrays; Modulation; Optical transmitters; Optical waveguides; Photonics; Silicon; Very large scale integration;
Conference_Titel :
Electronic Components and Technology Conference (ECTC), 2012 IEEE 62nd
Conference_Location :
San Diego, CA
Print_ISBN :
978-1-4673-1966-9
Electronic_ISBN :
0569-5503
DOI :
10.1109/ECTC.2012.6249037