Title :
Comprehensive, scalable design guidance for serpentine time delay variation in digital system
Author :
Shin, Jaemin ; Michalka, Timothy
Author_Institution :
QUALCOMM Inc., San Diego, CA, USA
fDate :
May 29 2012-June 1 2012
Abstract :
In digital systems, serpentine routing of lines has been widely used to control timing delay for timing margin management[1-2]. Layout implementation of serpentine routing without careful design consideration may lead to timing violation due to unwanted delay variation[1-4]. This paper discusses the potential design issue of nonideal serpentine line time delay using simulation results correlated with measurements. Two different topology types of serpentine structures implemented in a test board were utilized to determine general performance trends based on key design parameters. Measured data were correlated with results from a commercially available 3D FEM simulation tool and analyzed to generate design guidance as a function of the number of serpentine legs, leg-to-leg gap, leg length, and signal edge rate. This quantitative, scalable design guidance on time delay variation due to serpentine routing can help a designer to avoid potential design risk due to poor serpentine routing design practice.
Keywords :
delays; digital circuits; finite element analysis; network routing; network topology; printed circuit layout; timing; 3D FEM simulation tool; comprehensive design guidance; digital system; leg length; leg-to-leg gap; nonideal serpentine line time delay; quantitativedesign guidance; scalable design guidance; serpentine legs; serpentine routing; serpentine time delay variation; signal edge rate; timing delay control; timing margin management; topology type; Delay; Delay effects; Insertion loss; Legged locomotion; Loss measurement; Time domain analysis;
Conference_Titel :
Electronic Components and Technology Conference (ECTC), 2012 IEEE 62nd
Conference_Location :
San Diego, CA
Print_ISBN :
978-1-4673-1966-9
Electronic_ISBN :
0569-5503
DOI :
10.1109/ECTC.2012.6249086