DocumentCode :
2726259
Title :
Modeling floating body Z-RAM storage cells
Author :
Sverdlov, Viktor ; Selberherr, Siegfried
Author_Institution :
Inst. for Microelectron., Tech. Univ. Wien, Vienna, Austria
fYear :
2010
fDate :
16-19 May 2010
Firstpage :
45
Lastpage :
50
Abstract :
Advanced floating body Z-RAM memory cells are studied. In particular, the scalability of the cells is investigated. First, a Z-RAM cell based on a 50 nm gate length double-gate structure corresponding to state of the art technology is studied. A bi-stable behavior essential for Z-RAM operation is observed even in fully depleted structures. It is demonstrated that by adjusting the supply source-drain and gate voltages the programming window can be adjusted. The programming window is appropriately large in voltage as well as in current. We further extend our study to a Z-RAM cell based on an ultra-scaled double-gate MOSFET with 12.5 nm gate length. We demonstrate that the cell preserves its functionality by providing a wide voltage operating window with large current differences. An appropriate operating window is still observed at approximately 25-30% reduced supply voltage, which is an additional benefit of scaling. The relation of the obtained supply voltage to the one anticipated in an ultimate MOSFET with quasi-ballistic transport is discussed.
Keywords :
MOSFET; random-access storage; floating body Z-RAM storage cells; gate length double-gate structure; quasiballistic transport; source-drain-gate voltages; ultrascaled double-gate MOSFET; Flash memory cells; High K dielectric materials; High-K gate dielectrics; MOSFET circuits; Microelectronics; Nonvolatile memory; Random access memory; SONOS devices; Scalability; Threshold voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Microelectronics Proceedings (MIEL), 2010 27th International Conference on
Conference_Location :
Nis
Print_ISBN :
978-1-4244-7200-0
Type :
conf
DOI :
10.1109/MIEL.2010.5490533
Filename :
5490533
Link To Document :
بازگشت