DocumentCode :
2727424
Title :
Hybrid scrambling technique for increasing the fabrication yield of NROM-Based ROMs
Author :
Shyue-Kung Lu ; Shu-Ling Lin ; Hao-Wei Lin ; Hashizume, Masaki
Author_Institution :
Dept. Electr. Eng., Nat. Taiwan Univ. of Sci. & Technol., Taipei, Taiwan
fYear :
2015
fDate :
27-29 April 2015
Firstpage :
1
Lastpage :
4
Abstract :
Hybrid scrambling technique is proposed for NROM-based ROMs in order to enhance the fabrication yield and reliability. Besides the traditional hardware redundancy techniques, fault masking features are also exploited to further improve the fabrication yield and reduce the amount of extra spare rows/columns. The hybrid scrambling technique basically consists of the row scrambling and the column scrambling techniques. Therefore, instead of scrambling a memory row/column, a logical memory cell can be scrambled into any of the logical memory cell address. This greatly improves the flexibility of scrambling. A hybrid scrambling control word is used for the control of the scrambling. Since the codes to be programmed into the NROM chips are known before programming, selecting a suitable code for programming a faulty NROM chip is helpful to further mask the faulty effects. Based on the proposed technique, possibilities of fault masking can be maximized. The proposed test and repair techniques can be easily incorporated into the ROM BIST architectures. According to experimental results, the fabrication yield can be improved significantly. Moreover, the incurred hardware overhead is almost negligible.
Keywords :
built-in self test; integrated circuit reliability; integrated circuit testing; integrated logic circuits; read-only storage; redundancy; NROM-Based ROM fabrication yield; ROM BIST architectures; column scrambling techniques; fault masking; fault masking features; hardware redundancy techniques; hybrid scrambling control word; hybrid scrambling technique; logical memory cell; memory row-column; reliability; repair techniques; row scrambling techniques; test techniques; Arrays; Circuit faults; Fabrication; Hardware; Maintenance engineering; Microprocessors;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI Design, Automation and Test (VLSI-DAT), 2015 International Symposium on
Conference_Location :
Hsinchu
Type :
conf
DOI :
10.1109/VLSI-DAT.2015.7114504
Filename :
7114504
Link To Document :
بازگشت