Title :
NOC Monitoring Feedback for Parallel Programmers
Author :
Mouhoub, R.B. ; Hammami, Omar
Author_Institution :
ENSTA, Paris
Abstract :
Large scale SOC designs require efficient scalable communication between IPs. Network-on-chip (NOC) provide such potential however with an increased complexity due to the large number of parameters to be tuned. Resulting efficient network-on-chip designs are of interest for both system architects and parallel programmers. Indeed, it is increasingly complex for parallel programmers to efficiently program large scale NOC-based SOC designs without adequate quick detailed non cumulative performance monitoring feedback. Although NOC monitoring can be conducted at simulation level it is too slow even at SystemC TLM level for large scale NOC-based designs with significant parallel software applications. In this paper we propose an emulation based fast network-on-chip monitoring methodology where specific Programmable monitors IPs are included in the design to provide the designer with instantaneous and actual performance results allowing him to improve both his architecture and his parallel software. A case study demonstrates the validity of our approach on a 2times2 NOC based SOC implemented on FPGA performing image processing
Keywords :
field programmable gate arrays; hardware description languages; image processing; network-on-chip; parallel programming; SystemC; field programmable gate arrays; image processing; network-on-chip monitoring; parallel programming; system architecture; system-on-chip; Application software; Computer architecture; Emulation; Feedback; Field programmable gate arrays; Large-scale systems; Monitoring; Network-on-a-chip; Programming profession; Software performance;
Conference_Titel :
Circuits and Systems, 2006 IEEE North-East Workshop on
Conference_Location :
Gatineau, Que.
Print_ISBN :
1-4244-0416-9
Electronic_ISBN :
1-4244-0417-7
DOI :
10.1109/NEWCAS.2006.250927