DocumentCode :
2728199
Title :
EOS/ESD protection circuit design for deep submicron SOI technology
Author :
Ramaswamy, Sridhar ; Raha, Prasun ; Rosenbaum, Elyse ; Kang, Sung-Mo
Author_Institution :
Coordinated Sci. Lab., Illinois Univ., Urbana, IL, USA
fYear :
1995
fDate :
12-14 Sept. 1995
Firstpage :
212
Lastpage :
217
Abstract :
Deep submicron silicon-on-insulator (SOI) is potentially an important technology for low voltage applications because of advantages in processing, speed, subthreshold conduction and latchup immunity. However, little attention has been given to EOS/ESD protection circuit design issues for submicron SOI technology. Multi-finger grounded gate NMOS (GGNMOS) devices have been used as effective output protection devices for bulk Si technology. In this paper, we investigate the failure modes of GGNMOS devices designed for a 0.3 /spl mu/m fully depleted SOI technology. We provide a theoretical comparison between the EOS/ESD performance of bulk and SOI technologies. We also provide practical design guidelines for effective protection circuit design in SOI technology.
Keywords :
electrostatic discharge; failure analysis; integrated circuit design; integrated circuit technology; protection; silicon-on-insulator; thermal analysis; 0.3 micron; EOS/ESD protection circuit design; Si; deep submicron SOI technology; electrical overstress; failure modes; fully depleted SOI technology; latchup immunity; low voltage applications; multifinger grounded gate NMOS devices; Circuit synthesis; Earth Observing System; Electrostatic discharge; Guidelines; Low voltage; MOS devices; Protection; Silicon on insulator technology; Subthreshold current;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electrical Overstress/Electrostatic Discharge Symposium Proceedings, 1995
Conference_Location :
Phoenix, AZ, USA
Print_ISBN :
1-878303-59-7
Type :
conf
DOI :
10.1109/EOSESD.1995.478287
Filename :
478287
Link To Document :
بازگشت