DocumentCode :
2728234
Title :
On Power-Constrained System-On-Chip Test Scheduling Using Precedence Relationships
Author :
Harmanani, Haidar M. ; Salamy, Hassan A.
Author_Institution :
Dept. of Comput. Sci. & Math., Lebanese American Univ., Byblos
fYear :
2006
fDate :
18-21 June 2006
Firstpage :
125
Lastpage :
128
Abstract :
This paper presents an efficient method to determine minimum SOC test schedules based on simulated annealing. The problem is solved using a partitioned testing scheme with run to completion that minimizes the number of idle test slots. The method handles SOC test scheduling with and without power constraints in addition to precedence constraints that preserve desirable orderings among tests. The authors present experimental results for various SOC examples that demonstrate the effectiveness of the method. The method achieved optimal test schedules in all attempted cases in a short CPU time
Keywords :
built-in self test; integrated circuit testing; simulated annealing; system-on-chip; CPU time; idle test slots; optimal test schedules; precedence constraints; simulated annealing; system-on-chip test scheduling; Automatic testing; Built-in self-test; Computer science; Engines; Job shop scheduling; Mathematics; Processor scheduling; Simulated annealing; System testing; System-on-a-chip;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 2006 IEEE North-East Workshop on
Conference_Location :
Gatineau, Que.
Print_ISBN :
1-4244-0416-9
Electronic_ISBN :
1-4244-0417-7
Type :
conf
DOI :
10.1109/NEWCAS.2006.250936
Filename :
4016967
Link To Document :
بازگشت