DocumentCode :
2728658
Title :
Design Trade-Offs in Packetizing Mechanism for Network-on-Chip
Author :
Lin, Shijun ; Su, Li ; Su, Haibo ; Jin, Depeng ; Zeng, Lieguang
Author_Institution :
Dept. of Electron. Eng., Tsinghua Univ., Beijing, China
fYear :
2009
fDate :
1-7 Feb. 2009
Firstpage :
316
Lastpage :
321
Abstract :
Network-on-Chip (NoC) design methodology is considered as an important trend for large System-on-Chip design because of the bandwidth and power constraints in traditional synchronous bus architecture. In the design of packet-based NoC, packetizing mechanism has great effect on communication performance, area, and energy consumption of NoC. In this paper, we carry out detailed simulation to evaluate several kinds of packetizing mechanisms of NoC based on topology of Ring and Spidergon. Simulation results show that Condition-Waiting adaptive packetizing mechanism (CW-APM) is the best trade-off packetizing mechanism in NoC design.
Keywords :
network-on-chip; Condition-Waiting adaptive packetizing mechanism; large System-on-Chip design; network-on-chip; packetizing mechanism; traditional synchronous bus architecture; Bandwidth; Computer buffers; Design engineering; Design methodology; Energy consumption; Network-on-a-chip; Power engineering and energy; Switches; System-on-a-chip; Topology;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Digital Society, 2009. ICDS '09. Third International Conference on
Conference_Location :
Cancun
Print_ISBN :
978-1-4244-3550-6
Electronic_ISBN :
978-0-7695-3526-5
Type :
conf
DOI :
10.1109/ICDS.2009.10
Filename :
4782895
Link To Document :
بازگشت