DocumentCode :
2728785
Title :
System-in-Package, a Combination of Challenges and Solutions
Author :
Cauvet, P. ; Bernard, S. ; Renovell, M.
Author_Institution :
NXP Semicond., Caen
fYear :
2007
fDate :
20-24 May 2007
Firstpage :
193
Lastpage :
199
Abstract :
System-in-package (SiP) has recently become a significant technology in the semiconductor industry, offering to the consumer applications many new product features without increasing the overall form factor. In this talk, the basic SiP concepts are first discussed, showing difference between SiP and SoC, illustrated by some examples, drawn from real-life cases. The specific challenges are considered from the testing point of view, focussing on the assembled yield and defect level for the packaged SiP. Various bare-die test techniques to find known-good-dies are described including their limitations, followed by two techniques to test the SiP at the system level: functional system test and embedded component test. A brief discussion on future SiP design and test challenges concludes the presentation.
Keywords :
integrated circuit interconnections; monolithic integrated circuits; system-in-package; interconnections; known-good-dies; semiconductor industry; system-in-package; Assembly; CMOS technology; Circuit testing; Electronics industry; GSM; Integrated circuit interconnections; Laminates; Semiconductor device packaging; Substrates; System testing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Test Symposium, 2007. ETS '07. 12th IEEE European
Conference_Location :
Freiburg
Print_ISBN :
0-7695-2827-9
Type :
conf
DOI :
10.1109/ETS.2007.40
Filename :
4221594
Link To Document :
بازگشت