Title :
3D interconnection process development and integration with low stress TSV
Author :
Chua, T.T. ; Ho, S.W. ; Li, H.Y. ; Khong, C.H. ; Liao, E.B. ; Chew, S.P. ; Lee, W.S. ; Lim, L.S. ; Pang, X.F. ; Kriangsak, S.L. ; Ng, C. ; Nathapong, S. ; Toh, C.H.
Author_Institution :
Inst. of Microelectron., A*STAR (Agency for Sci., Technol. & Res.), Singapore, Singapore
Abstract :
The 3 D interconnect technology with Thru Silicon Via (TSV) have gained tremendous advancement in recent years. Final adoption of TSV technologies requires a robust and cost competitive TSV processes. Sidewall plated TSV with polymer filling can reduce half of total process steps from TSV copper (Cu) seed deposition to front-via1 expose. TSV plating time can be reduced ~ 60% for sidewall plated TSV with polymer filling. Costly Cu removal process through chemical mechanical polishing (CMP) can be skipped in sidewall plated TSV with polymer filling process. Wafer warpage and bow for sidewall plated TSV with polymer filling were shown to be ~70% and ~94%, respectively lower than solid Cu filled TSV. Thermal-mechanical simulation show 20% and 42% reduction of shear and bending stress respectively in the case of sidewall plated TSV with polymer filling.
Keywords :
Chemical processes; Copper; Costs; Filling; Polymers; Robustness; Silicon; Solids; Thermal stresses; Through-silicon vias;
Conference_Titel :
Electronic Components and Technology Conference (ECTC), 2010 Proceedings 60th
Conference_Location :
Las Vegas, NV, USA
Print_ISBN :
978-1-4244-6410-4
Electronic_ISBN :
0569-5503
DOI :
10.1109/ECTC.2010.5490728