DocumentCode :
2729561
Title :
A Novel Emulation Technique that Preserves Circuit Structure and Timing
Author :
Kafka, Leos ; Danek, Martin ; Novak, Ondrej
Author_Institution :
Inst. of inf. Theory & Autom. AS CR, Prague
fYear :
2007
fDate :
20-21 Nov. 2007
Firstpage :
1
Lastpage :
4
Abstract :
This paper presents an emulation technique that allows to preserve structure and optionally timing of an emulated circuit according to a target technology. The technique is compatible with fault injection techniques based on circuit instrumentation or partial runtime reconfiguration, and it allows to emulate timing parameters of the circuit through an introduction of a virtual time. An area and timing overhead due to preserving the circuit structure and parameters of basic delay elements are evaluated by experiments.
Keywords :
circuit testing; digital circuits; logic design; circuit instrumentation; circuit structure preservation; delay element; emulation technique; fault injection technique; partial runtime reconfiguration; virtual timing; Circuit faults; Circuit simulation; Circuit synthesis; Circuit testing; Emulation; Hardware; Instruments; Runtime; Signal processing; Timing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
System-on-Chip, 2007 International Symposium on
Conference_Location :
Tampere
ISSN :
07EX1846C
Print_ISBN :
978-1-4244-1368-3
Electronic_ISBN :
07EX1846C
Type :
conf
DOI :
10.1109/ISSOC.2007.4427437
Filename :
4427437
Link To Document :
بازگشت