DocumentCode :
2729583
Title :
Control and datapath decoupling in the design of a NoC switch: area, power and performance implications
Author :
Medardoni, Simone ; Bertozzi, Davide ; Benini, Luca ; Macii, Enrico
Author_Institution :
Univ. of Ferrara, Ferrara
fYear :
2007
fDate :
20-21 Nov. 2007
Firstpage :
1
Lastpage :
4
Abstract :
Networks on chip are emerging as a disruptive technology to tackle the problem of scalable on-chip communication. An intensive research effort is being devoted to customizing generic network building blocks for specific design objectives such as low-latency or low-power. In this work, we identify in control and datapath decoupling inside a switch architecture an effective means of achieving the needed flexibility, while taking into account the switching, buffering and flow control implications of each design point. We deploy a 65 nm low-power technology library to explore the performance-power trade-off in the design of a NoC switch with area awareness, while leveraging placement-aware logic synthesis tools to deal with the predictability challenges posed by nanoscale designs.
Keywords :
logic design; low-power electronics; network-on-chip; datapath decoupling; low-power technology library; network-on-chip design; placement-aware logic synthesis tools; scalable on-chip communication; size 65 nm; switch architecture; Circuits; Communication switching; Energy consumption; Frequency; Logic design; Network synthesis; Network-on-a-chip; Packet switching; Propagation delay; Switches;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
System-on-Chip, 2007 International Symposium on
Conference_Location :
Tampere
ISSN :
07EX1846C
Print_ISBN :
978-1-4244-1368-3
Electronic_ISBN :
07EX1846C
Type :
conf
DOI :
10.1109/ISSOC.2007.4427438
Filename :
4427438
Link To Document :
بازگشت