DocumentCode :
2729710
Title :
Ultra-low power Digital System Design using Sub-threshold logic styles
Author :
Nipun, Md Murad Kabir ; Roy, Sajib ; Korishe, Abdulah ; Maruf, Md Hasan ; Rahman, Md Arifur
Author_Institution :
Dept. of Electr. Eng., Linkoping Univ., Linköping, Sweden
fYear :
2011
fDate :
25-28 Sept. 2011
Firstpage :
109
Lastpage :
113
Abstract :
The paper shows the implementation of digital circuit design using ultra-low power logic components. Fundamentals of Source coupled logic (SCL) gates are used with running at sub-threshold regime with the purpose of achieving low power consumption while keeping a satisfactory output swing. The digital system designed for this paper are 4-by-4 array multiplier and a fifty-fifth order FIR filter. The paper also includes modification of an STSCL (sub-threshold source coupled logic) inverter by adding controllable voltage-level feature to it, in order to minimize overall leakage current flow, including both gate and sub-threshold leakage. The modified STSCL inverter has been tested and simulated on a seven-stage ring oscillator design. The rest of the results for the designed digital systems are obtained by separate implementation of the circuits with CMOS and STSCL respectively. Simulations have been performed at similar supply voltage to observe the differences in power consumption. Consumption for the proposed technique came at nW range. All measurements are shown for both 45 nm and 65 nm process technology, with scaling of the supply voltage to an achievable minimum value of 0.4 V.
Keywords :
CMOS logic circuits; logic design; logic gates; low-power electronics; oscillators; 4-by-4 array multiplier; CMOS; SCL gates; digital circuit design; fifty-fifth order FIR filter; gate leakage; leakage current flow; modified STSCL inverter; seven-stage ring oscillator design; size 45 nm; size 65 nm; source-coupled logic gates; subthreshold leakage; subthreshold logic styles; subthreshold source-coupled logic inverter; ultralow-power digital system design; ultralow-power logic components; voltage 0.4 V; voltage-level feature; CMOS integrated circuits; Finite impulse response filter; Gate leakage; Inverters; Logic gates; Power demand; CVL; FIR Filter; Gate Leakage; PDP; STSCL;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Industrial Electronics and Applications (ISIEA), 2011 IEEE Symposium on
Conference_Location :
Langkawi
Print_ISBN :
978-1-4577-1418-4
Type :
conf
DOI :
10.1109/ISIEA.2011.6108678
Filename :
6108678
Link To Document :
بازگشت