DocumentCode :
2730
Title :
Finite Element Analyses for Critical Designs of Low-Cost Wafer-Level Chip Scale Packages
Author :
Ming-Che Hsieh
Author_Institution :
STATS ChipPAC Taiwan Corp., Ltd., Hsinchu, Taiwan
Volume :
4
Issue :
3
fYear :
2014
fDate :
Mar-14
Firstpage :
451
Lastpage :
458
Abstract :
With the advantages of high performance and low cost, the wafer-level chip scale package (WLCSP) is widely used in integrated circuit fabrication today with rapidly growing demand in the semiconductor packaging industry. As WLCSP moves toward thinner, smaller, lower cost, and fine-pitch package designs to meet the increasing requirements of electronic products, a lot of challenges need to be overcome. The most important challenge is preventing failure and enhancing package reliability. To understand the mechanical behaviors of WLCSP, comprehensive finite-element analyses (FEAs) for various WLCSP structures, including the general design with one under-bump-metallurgy layer, one redistribution layer (RDL), and two polymer layers on a passivated wafer (called 2P2M WLCSP in this paper, which means that there are two polymer layers and two metal layers on the passivated wafer), the low-cost designs of 2P1M WLCSP (with two polymer layers and only one RDL on a passivated wafer) as well as 1P1M WLCSP (with only one polymer layer and one RDL on a passivated wafer) were carried out. Different parameters in WLCSP were investigated to look for critical factors that impact the corresponding stresses. Moreover, the board level reliability thermal cycling test that followed JEDEC standard was used, which suggested that the solder cracks were observed mostly near the intermetallic compound layer in WLCSP structures and aligned with the FEA results. Hence, by employing reliable modeling, not only can the critical factors that affect the stress responses be obtained but also can the proper parameters to provide the best reliability in WLCSP be determined. This paper offers a good reference and can effectively serve as design guidelines in cases of significant factor selection analyses on WLCSP designs.
Keywords :
chip scale packaging; fine-pitch technology; finite element analysis; integrated circuit reliability; stress analysis; wafer level packaging; 1P1M WLCSP; 2P2M WLCSP; FEAs; JEDEC standard; RDL; WLCSP structures; board level reliability thermal cycling test; electronic products; factor selection analysis; fine-pitch package designs; finite element analysis; integrated circuit fabrication; intermetallic compound layer; low-cost wafer-level chip scale packages; mechanical behaviors; package reliability; passivated wafer; polymer layer; polymer layers; redistribution layer; semiconductor packaging industry; solder cracks; stress analysis; under-bump-metallurgy layer; Geometry; Material properties; Passivation; Polymers; Reliability; Stress; Finite-element analysis (FEA); parametric study; stress analysis; thermal cycling test (TCT); wafer-level chip scale package (WLCSP);
fLanguage :
English
Journal_Title :
Components, Packaging and Manufacturing Technology, IEEE Transactions on
Publisher :
ieee
ISSN :
2156-3950
Type :
jour
DOI :
10.1109/TCPMT.2013.2290796
Filename :
6676806
Link To Document :
بازگشت