DocumentCode :
2730904
Title :
Reduce simultaneous switching jitter in number, spatial, time, and frequency dimensions
Author :
Liu, Hui ; Shi, Hong ; Xie, John
Author_Institution :
Altera Corp., San Jose, CA, USA
fYear :
2010
fDate :
1-4 June 2010
Firstpage :
1468
Lastpage :
1473
Abstract :
This paper analyzes high-speed interface simultaneous switching jitter (SSJ) and mathematically describes methods for reducing SSJ in number, spatial, time, and frequency dimensions. Quantitative relationships between SSJ and its major sources — SSO crosstalk, driver PDN SSN, and pre-driver PDN SSN — are discussed. Firmware and hardware methods for SSJ reduction on die, on package, and on PCB from system co-design point of view are described. The effectiveness of SSJ reduction through data encoding is proved mathematically. New concepts, such as effective density of simultaneous switching bits, two-stage selective fixed-length encoding, three-path PDN co-design, are introduced for SSJ reduction in different dimensions. A new PDN design method based on noise to jitter transfer function and jitter sensitivity profiles is described as well. Concepts and methods are validated through system level simulations and measurements.
Keywords :
Circuit noise; Crosstalk; Encoding; Frequency; Hardware; Inductance; Jitter; Microprogramming; Packaging; Transfer functions;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electronic Components and Technology Conference (ECTC), 2010 Proceedings 60th
Conference_Location :
Las Vegas, NV, USA
ISSN :
0569-5503
Print_ISBN :
978-1-4244-6410-4
Electronic_ISBN :
0569-5503
Type :
conf
DOI :
10.1109/ECTC.2010.5490802
Filename :
5490802
Link To Document :
بازگشت