DocumentCode :
2731614
Title :
Enabling 10µm pitch hybrid Cu-Cu IC stacking with Through Silicon Vias
Author :
Huyghebaert, Cedric ; Van Olmen, Jan ; Chukwudi, Okoro ; Coenen, Jens ; Jourdain, Anne ; Van Cauwenberghe, Marc ; Agarwahl, Rahul ; Phommahaxay, Alain ; Stucchi, Michele ; Soussan, Philippe
Author_Institution :
IMEC, Leuven, Belgium
fYear :
2010
fDate :
1-4 June 2010
Firstpage :
1083
Lastpage :
1087
Abstract :
Recently imec demonstrated for the first time 3D integrated circuits obtained by die-to-die stacking using Cu Through Silicon Vias (TSV) on 200mm wafers [1]. The top tier dies are thinned down to 25μm and bonded to the landing wafer by Cu-Cu thermo-compression [2]. Nevertheless, the path towards high volume manufacturing remains to be established. In this paper, we report about fundamental integration issues and discuss possible solutions for further process optimization. The implementation of the proposed solution substantially increased the electrical yield of Cu-Cu joining.
Keywords :
Copper; Dry etching; Hybrid integrated circuits; Integrated circuit interconnections; Manufacturing; Polymers; Silicon; Stacking; Through-silicon vias; Wafer bonding;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electronic Components and Technology Conference (ECTC), 2010 Proceedings 60th
Conference_Location :
Las Vegas, NV, USA
ISSN :
0569-5503
Print_ISBN :
978-1-4244-6410-4
Electronic_ISBN :
0569-5503
Type :
conf
DOI :
10.1109/ECTC.2010.5490836
Filename :
5490836
Link To Document :
بازگشت