Title :
Cu wire bonding for fine pitch 65nm silicon integrated circuits
Author :
Low, Qwai ; Osenbach, John ; Yang, YongSeok ; Seong, KyeongSool ; Na, SeokHo
Abstract :
Results of a development program aimed at introducing Cu wire to a low K circuit under pad integrated circuit made in 65nm technology are summarized. The results demonstrate that if the wire bond process is optimized along with the tool design, then it is possible to produce both substrate (PBGA) and lead frame (TQFP) devices with pure Cu wire that show no evidence of damage to the underlining dielectric stack, robust ball bonds and stitch bonds with no evidence of lifts or cracks. Furthermore, the data demonstrate that the fundamental reliability of both packages as determined by temperature cycling, high temperature humidity storage and high temperature storage is more than sufficient if the correct mold compound is used.
Keywords :
Bonding; Design optimization; Dielectric devices; Dielectric substrates; Integrated circuit technology; Lead; Robustness; Silicon; Temperature; Wire;
Conference_Titel :
Electronic Components and Technology Conference (ECTC), 2010 Proceedings 60th
Conference_Location :
Las Vegas, NV, USA
Print_ISBN :
978-1-4244-6410-4
Electronic_ISBN :
0569-5503
DOI :
10.1109/ECTC.2010.5490847