DocumentCode :
2731890
Title :
Board level drop impact simulation and test for development of wafer level chip scale package
Author :
Liu, Yong ; Qian, Qiuxiao ; Kim, Jihwan ; Martin, Stephen
Author_Institution :
Fairchild Semicond. Corp, South Portland, ME, USA
fYear :
2010
fDate :
1-4 June 2010
Firstpage :
1186
Lastpage :
1194
Abstract :
In this paper, a comprehensive modeling and test study is presented for the dynamic behaviors of WL-CSP subjected to JEDEC drop impact. A direct non-linear transient implicit dynamic method is introduced with the non-linear dynamic material properties that include solder, the aluminum metal stacking under the UBM and the PCB copper pad. The packages mounted on PCB and under PCB are checked and discussed. The comparison of non-linear dynamic properties for solder, the aluminum metal pad under UBM and the copper pad on PCB is investigated. Then the results for dynamic properties with and without the damping effects are discussed. Then, the dynamic responses of WL-CSP for different polyimide side wall angle, thickness, different UBM geometry and different aluminum pad thickness are investigated and discussed. Finally, the drop test under JEDEC standard has been carried out. The drop test results showed that the corner joints of each corner located WL-CSP at PCB fail first as compared to the chips at other locations. The test results agree with the simulation for the failure modes and the locations.
Keywords :
Aluminum; Chip scale packaging; Copper; Damping; Material properties; Polyimides; Semiconductor device modeling; Stacking; Testing; Wafer scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electronic Components and Technology Conference (ECTC), 2010 Proceedings 60th
Conference_Location :
Las Vegas, NV, USA
ISSN :
0569-5503
Print_ISBN :
978-1-4244-6410-4
Electronic_ISBN :
0569-5503
Type :
conf
DOI :
10.1109/ECTC.2010.5490852
Filename :
5490852
Link To Document :
بازگشت