Title :
Dedicated Hardware Architecture for Partially Mapped Crossover
Author :
Yoshikawa, Masaya ; Terai, Hidekazu
Author_Institution :
Meijo Univ., Nagoya
Abstract :
This paper discusses new dedicated hardware architecture for partially mapped crossover (PMX). The proposed architecture introduces a new PMX algorithm which is suitable for hardware. It creates the matching-table using a register as preprocessing. The matching-table reduces the number of steps for comparison processing which is required in PMX algorithm. Thus, the proposed architecture requires only one clock cycle for the comparison processing, and achieves the high speed processing. Simulation results show that the proposed architecture achieved five times more high-speed processing than conventional PMX on average.
Keywords :
computer architecture; genetic algorithms; parallel processing; clock cycle; conventional PMX; dedicated hardware architecture; high speed processing; high-speed processing; matching-table; partially mapped crossover; register; Cities and towns; Clocks; Computational modeling; Computer architecture; Evolution (biology); Hardware; Parallel processing; Pediatrics; Registers; Systems engineering and theory; Crossover; Dedicated hardware; PMX;
Conference_Titel :
Systems Engineering, 2008. ICSENG '08. 19th International Conference on
Conference_Location :
Las Vegas, NV
Print_ISBN :
978-0-7695-3331-5
DOI :
10.1109/ICSEng.2008.16