DocumentCode :
2732847
Title :
TAB, a packaging approach for VLSI technology
Author :
Steckhan, Hans H.
Author_Institution :
Siemens AG, Munchen, West Germany
fYear :
1988
fDate :
13-15 Jun 1988
Firstpage :
49
Lastpage :
52
Abstract :
VLSI technology is forcing semiconductor manufacturers to find innovative ways to assemble and package complex ICs for maximum reliability at minimum costs. For many performance problems, such as high number of I/O pins, mechanical stress to the chip by plastic encapsulation high logic speed and power consumption, tape automated bonding (TAB) offers a practical and cost-effective solution. The technology is demonstrated in a 10k gate array with a chip area of 145 mm2 and a pin count of 320. The special demands of the component with respect to power dissipation and assembly requirements and their solution through the TAB technique are illustrated
Keywords :
VLSI; integrated circuit technology; integrated memory circuits; lead bonding; packaging; IC technology; TAB; VLSI technology; costs; gate array; packaging; power dissipation; tape automated bonding; Assembly; Costs; Encapsulation; Pins; Plastics; Semiconductor device manufacture; Semiconductor device packaging; Semiconductor device reliability; Stress; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electronic Manufacturing Technology Symposium, 1988, Fourth IEEE/CHMT European International
Conference_Location :
Neuilly sur Seine
Type :
conf
DOI :
10.1109/EEMTS.1988.75952
Filename :
75952
Link To Document :
بازگشت